#### **HOMEWORK 8 SOLUTIONS**

1.

4-to-16 binary decoder using 2-to-4 binary decoders:



#### Based on internal structure of the 2-to-4 decoders used:

Y0 = N3' N2' N1' N0'



Y5 = N3' N2 N1' N0



Y10 = N3' N2 N1 N0'



Y15 = N3 N2 N1 N0



#### Based on internal structure of the 4-to-16 decoders used:

(Here EN = 1)

Y0 = N3' N2' N1' N0'



Y5 = N3' N2 N1' N0



#### Y10 = N3' N2 N1 N0'



### Y15 = N3 N2 N1 N0



# 2. Reference 7-segment display:



Here are some examples: (Truth table can include any 4 capital letters)

- 8
- 8
- 8
- ۶

## Truth table:

| digit/alphabet | $A_3$ | $A_2$ | $\mathbf{A}_1$ | $A_0$ | Ya | Yb | Yc | Yd | Ye | Yf | Yg |
|----------------|-------|-------|----------------|-------|----|----|----|----|----|----|----|
| 0              | 0     | 0     | 0              | 0     | 1  | 1  | 1  | 1  | 1  | 1  | 0  |
| 1              | 0     | 0     | 0              | 1     | 0  | 1  | 1  | 0  | 0  | 0  | 0  |
| 2              | 0     | 0     | 1              | 0     | 1  | 1  | 0  | 1  | 1  | 0  | 1  |
| 3              | 0     | 0     | 1              | 1     | 1  | 1  | 1  | 1  | 0  | 0  | 1  |
| 4              | 0     | 1     | 0              | 0     | 0  | 1  | 1  | 0  | 0  | 1  | 1  |
| 5              | 0     | 1     | 0              | 1     | 1  | 0  | 1  | 1  | 0  | 1  | 1  |
| 6              | 0     | 1     | 1              | 0     | 0  | 0  | 1  | 1  | 1  | 1  | 1  |
| 7              | 0     | 1     | 1              | 1     | 1  | 1  | 1  | 0  | 0  | 0  | 0  |
| 8              | 1     | 0     | 0              | 0     | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| 9              | 1     | 0     | 0              | 1     | 1  | 1  | 1  | 0  | 0  | 1  | 1  |
| A              | 1     | 0     | 1              | 0     | 1  | 1  | 1  | 0  | 1  | 1  | 1  |
| С              | 1     | 0     | 1              | 1     | 1  | 0  | 0  | 1  | 1  | 1  | 0  |
| Е              | 1     | 1     | 0              | 0     | 1  | 0  | 0  | 1  | 1  | 1  | 1  |
| F              | 1     | 1     | 0              | 1     | 1  | 0  | 0  | 0  | 1  | 1  | 1  |
| _              | 1     | 1     | 1              | 0     | X  | X  | X  | X  | X  | X  | X  |
| -              | 1     | 1     | 1              | 1     | X  | X  | X  | X  | X  | X  | X  |

Logical Expression two output functions: (Logical expressions for any 2 Ys are sufficient.)

 $Y_a$ :



$$Y_a = A_3 + A_2 A_0 + A_1 A_0 + A_2' A_0'$$

 $Y_b$ :



$$Y_b = A_2' A_1' + A_2' A_0' + A_3' A_1 A_0' + A_3' A_1 A_0$$



4.



5.

Decoder is a digital circuit with 'n' inputs and 2<sup>n</sup> outputs.

Demultiplexer is a digital circuit with 1 input, 'n' address lines and 2<sup>n</sup> outputs.

Demultiplexer can be made using a decoder with following connections:

The input signal of the demultiplexer can be connected to the enable signal of the decoder and the 'n' address lines of the demultiplexer can be connected to the inputs of the decoder.

6.

Let I15 I14 ... I0 be the input signals to the 16-to-4 encoder,

Let Y3 Y2 Y1 Y0 be the output signals of the 16-to-4 encoder

$$Y0 = I1 + I3 + I5 + I7 + I9 + I11 + I13 + I15$$

$$Y1 = I2 + I3 + I6 + I7 + I10 + I11 + I14 + I15$$

$$Y2 = I4 + I5 + I6 + I7 + I12 + I13 + I14 + I15$$

$$Y3 = I8 + I9 + I10 + I11 + I12 + I13 + I14 + I15$$

Let I31 I30 ... I0 be the input signals to the 32-to-5 encoder,

Let Y4 Y5 Y3 Y2 Y1 Y0 be the output signals of the 32-to-5 encoder,

$$Y0 = I1 + I3 + I5 + I7 + I9 + I11 + I13 + I15 + I17 + I19 + I21 + I23 + I25 + I27 + I29 + I31$$

$$Y1 = I2 + I3 + I6 + I7 + I10 + I11 + I14 + I15 + I18 + I19 + I22 + I23 + I26 + I27 + I30 + I31$$

$$Y2 = I4 + I5 + I6 + I7 + I12 + I13 + I14 + I15 + I20 + I21 + I22 + I23 + I28 + I29 + I30 + I31$$

$$Y3 = I8 + I9 + I10 + I11 + I12 + I13 + I14 + I15 + I24 + I25 + I26 + I27 + I28 + I29 + I30 + I31$$



8.



Let the 3 input signals be A, B, C

$$S_2 = A$$

$$S_1 = B$$

$$S_0 = C$$

$$F = ABC' + AB'C + A'BC + A'B'C'$$

10.

$$F = PQ'R' + P'QR'$$

0 D<sub>4</sub>
1 D<sub>5</sub>
1 D<sub>6</sub>
0 D<sub>7</sub>

F will be logic high only if I0, I1 of M2 are logic high and are selected by select signals R, S. Hence R, S can be 00 or 01. This implies R needs to be logic low.

For I0, I1 of M2 to be logic high, P, Q need to select I1 or I2 of M1. Hence PQ can be 01 or 10.

Hence F = PQ'R' + P'QR'.